热搜关键词: 电路基础ADC数字信号处理封装库PLC

pdf

74hc154d datasheet

  • 1星
  • 2015-03-20
  • 131.09KB
  • 需要1积分
  • 0次下载
标签: 74hc154d

74hc154d

datasheet

datasheet

74hc154d  datasheet  手册

74HC154; 74HCT154
4-to-16 line decoder/demultiplexer
Rev. 06 — 12 February 2007
Product data sheet
1. General description
The 74HC154; 74HCT154 is a high-speed Si-gate CMOS device and is pin compatible
with Low-power Schottky TTL (LSTTL).
The 74HC154; 74HCT154 decoders accept four active HIGH binary address inputs and
provide 16 mutually-exclusive active LOW outputs. The two-input enable gate can be used
to strobe the decoder to eliminate the normal decoding ‘glitches’ on the outputs, or can be
used for the expansion of the decoder.
The enable gate has two ANDed inputs which must be LOW to enable the outputs.
The 74HC154; 74HCT154 can be used as a 1-to-16 demultiplexer by using one of the
enable inputs as the multiplexed data input.
When the other enable input is LOW, the addressed output will follow the state of the
applied data.
2. Features
I
I
I
I
I
16-line demultiplexing capability
Decodes 4 binary-coded inputs into 16 mutually-exclusive outputs
Complies with JEDEC standard no. 7A
Specified from
−40 °C
to +85
°C
and
−40 °C
to +125
°C
ESD protection:
N
HBM EIA/JESD22-A114D exceeds 2000 V
N
MM EIA/JESD22-A115-A exceeds 200 V
3. Ordering information
Table 1.
Ordering information
Package
Temperature range Name
74HC154
74HC154N
74HC154D
74HC154DB
74HC154PW
−40 °C
to +125
°C
−40 °C
to +125
°C
−40 °C
to +125
°C
−40 °C
to +125
°C
DIP24
SO24
SSOP24
TSSOP24
plastic dual in-line package; 24 leads (600 mil)
plastic small outline package; 24 leads; body width
7.5 mm
SOT101-1
SOT137-1
Description
Version
Type number
plastic shrink small outline package; 24 leads; body width SOT340-1
5.3 mm
plastic thin shrink small outline package; 24 leads; body
width 4.4 mm
SOT355-1
NXP Semiconductors
74HC154; 74HCT154
4-to-16 line decoder/demultiplexer
Table 1.
Ordering information
…continued
Package
Temperature range Name
Description
Version
−40 °C
to +125
°C
DHVQFN24 plastic dual in-line compatible thermal enhanced very thin SOT815-1
quad flat package; no leads; 24 terminals; body
3.5
×
5.5
×
0.85 mm
DIP24
SO24
SSOP24
TSSOP24
plastic dual in-line package; 24 leads (600 mil)
plastic small outline package; 24 leads; body width
7.5 mm
SOT101-1
SOT137-1
Type number
74HC154BQ
74HCT154
74HCT154N
74HCT154D
−40 °C
to +125
°C
−40 °C
to +125
°C
74HCT154DB
−40 °C
to +125
°C
74HCT154PW
−40 °C
to +125
°C
74HCT154BQ
−40 °C
to +125
°C
plastic shrink small outline package; 24 leads; body width SOT340-1
5.3 mm
plastic thin shrink small outline package; 24 leads; body
width 4.4 mm
SOT355-1
DHVQFN24 plastic dual in-line compatible thermal enhanced very thin SOT815-1
quad flat package; no leads; 24 terminals; body
3.5
×
5.5
×
0.85 mm
4. Functional diagram
23
22
21
20
A0
A1
A2
A3
18
19
E0
DECODER
E1
Y0
Y1
Y2
Y3
Y4
Y5
Y6
Y7
Y8
Y9
Y10 Y11 Y12 Y13 Y14 Y15
1
2
3
4
5
6
7
8
9
10
11
13
14
15
16
17
001aab071
Fig 1. Functional diagram
74HC_HCT154_6
© NXP B.V. 2007. All rights reserved.
Product data sheet
Rev. 06 — 12 February 2007
2 of 21
NXP Semiconductors
74HC154; 74HCT154
4-to-16 line decoder/demultiplexer
DX
23
22
G
21
20
3
0
0
15
0
1
2
3
4
5
6
7
23
A0
Y0
Y1
22
A1
1
2
8
9
10
11
12
20
18
19
E0
E1
A3
Y14
Y15
16
17
&
18
19
EN
14
15
16
17
18
19
13
1
2
3
4
5
6
7
8
9
10
11
13
14
15
&
23
22
21
20
1
2
4
8
X/Y
0
1
2
3
4
5
6
7
8
9
10
11
12
13
EN
14
15
1
2
3
4
5
6
7
8
9
10
11
13
14
15
16
17
21
A2
001aab069
001aab070
Fig 2. Logic symbol
Fig 3. IEC logic symbol
E0
E1
A0
A1
A2
A3
Y0
Y1
Y2
Y3
Y4
Y5
Y6
Y7
Y8
Y9
Y10
Y11
Y12
Y13
Y14
Y15
001aab072
Fig 4. Logic diagram
74HC_HCT154_6
© NXP B.V. 2007. All rights reserved.
Product data sheet
Rev. 06 — 12 February 2007
3 of 21
NXP Semiconductors
74HC154; 74HCT154
4-to-16 line decoder/demultiplexer
5. Pinning information
5.1 Pinning
74HC154BQ
74HCT154BQ
terminal 1
index area
Y1
Y0
Y1
Y2
Y3
Y4
Y5
Y6
Y7
Y8
1
2
3
4
5
6
7
8
9
24 V
CC
23 A0
22 A1
Y2
Y3
Y4
Y5
Y6
Y7
Y8
2
3
4
5
6
7
8
9
V
CC
GND 12
(1)
24 V
CC
23 A0
22 A1
21 A2
20 A3
19 E1
18 E0
17 Y15
16 Y14
15 Y13
14 Y12
Y11 13
74HC154D
74HCT154D
74HC154DB
74HCT154DB
74HC154N
74HCT154N
74HC154PW
74HCT154PW
21 A2
20 A3
19 E1
18 E0
17 Y15
16 Y14
15 Y13
14 Y12
13 Y11
Y9 10
Y10 11
Y9 10
Y10 11
GND 12
001aab067
1
Y0
001aab068
Transparent top view
(1) The die substrate is attached to this pad using
conductive die attach material. It cannot be used as
a supply pin or input.
Fig 5. Pin configuration for SO24, DIP24, SSOP24 and
TSSOP24
Fig 6. Pin configuration for DHVQFN24
5.2 Pin description
Table 2.
Symbol
Y0
Y1
Y2
Y3
Y4
Y5
Y6
Y7
Y8
Y9
Y10
GND
Y11
Y12
74HC_HCT154_6
Pin description
Pin
1
2
3
4
5
6
7
8
9
10
11
12
13
14
Description
data output (active LOW)
data output (active LOW)
data output (active LOW)
data output (active LOW)
data output (active LOW)
data output (active LOW)
data output (active LOW)
data output (active LOW)
data output (active LOW)
data output (active LOW)
data output (active LOW)
ground (0 V)
data output (active LOW)
data output (active LOW)
© NXP B.V. 2007. All rights reserved.
Product data sheet
Rev. 06 — 12 February 2007
4 of 21
NXP Semiconductors
74HC154; 74HCT154
4-to-16 line decoder/demultiplexer
Table 2.
Symbol
Y13
Y14
Y15
E0
E1
A3
A2
A1
A0
V
CC
Pin description
…continued
Pin
15
16
17
18
19
20
21
22
23
24
Description
data output (active LOW)
data output (active LOW)
data output (active LOW)
enable input (active LOW)
enable input (active LOW)
address input
address input
address input
address input
supply voltage
6. Functional description
Table 3.
Input
H
H
L
L
H
L
H
L
X
X
X
L
H
L
H
L
H
L
H
L
H
L
H
L
H
L
H
[1]
Function table
[1]
Output
Y6
H
H
H
H
H
H
H
H
H
L
H
H
H
H
H
H
H
H
H
Y7
H
H
H
H
H
H
H
H
H
H
L
H
H
H
H
H
H
H
H
Y8
H
H
H
H
H
H
H
H
H
H
H
L
H
H
H
H
H
H
H
Y9
H
H
H
H
H
H
H
H
H
H
H
H
L
H
H
H
H
H
H
Y10 Y11 Y12 Y13 Y14 Y15
H
H
H
H
H
H
H
H
H
H
H
H
H
L
H
H
H
H
H
H
H
H
H
H
H
H
H
H
H
H
H
H
H
L
H
H
H
H
H
H
H
H
H
H
H
H
H
H
H
H
H
H
H
L
H
H
H
H
H
H
H
H
H
H
H
H
H
H
H
H
H
H
H
L
H
H
H
H
H
H
H
H
H
H
H
H
H
H
H
H
H
H
H
L
H
H
H
H
H
H
H
H
H
H
H
H
H
H
H
H
H
H
H
L
X
X
X
L
L
H
H
L
L
H
H
L
L
H
H
L
L
H
H
X
X
X
L
L
L
L
H
H
H
H
L
L
L
L
H
H
H
H
X
X
X
L
L
L
L
L
L
L
L
H
H
H
H
H
H
H
H
H
H
H
L
H
H
H
H
H
H
H
H
H
H
H
H
H
H
H
H
H
H
H
L
H
H
H
H
H
H
H
H
H
H
H
H
H
H
H
H
H
H
H
L
H
H
H
H
H
H
H
H
H
H
H
H
H
H
H
H
H
H
H
L
H
H
H
H
H
H
H
H
H
H
H
H
H
H
H
H
H
H
H
L
H
H
H
H
H
H
H
H
H
H
H
H
H
H
H
H
H
H
H
L
H
H
H
H
H
H
H
H
H
H
E0 E1 A0 A1 A2 A3 Y0 Y1 Y2 Y3 Y4 Y5
H = HIGH voltage level
L = LOW voltage level
X = don’t care.
74HC_HCT154_6
© NXP B.V. 2007. All rights reserved.
Product data sheet
Rev. 06 — 12 February 2007
5 of 21
展开预览

猜您喜欢

评论

登录/注册

意见反馈

求资源

回顶部

推荐内容

热门活动

热门器件

随便看看

  • 相信国家 相信党!! “敌人是冲五星红旗来的”
    俺刚踏入股市,并赔了好多,仔细分析股市情况,感觉这篇文章切中要害,讲得非常好:对于股灾原因,有多种不同的分析。中航董事长林左鸣近日提出了“恶势力”论,他在文中称“大跌前就认为或许有恶意势力介入,并建议大股东减持以提醒股民不宜头脑发热”。我们转发此文并非赞同这种观点,而仅仅是因为其代表了部分央企内部的声音,具体参见:[url=http://finance.qq.com/a/20150720/0047
  • DIY MP3活动发起
    读大学的时候就打算自己做个MP3玩的,搞了一堆的资料来看。后来参加了电子大赛,DIYMP3的想法就搁置在一边了。:Sad:电子大赛完了就基本上开始找工作,直到现在MP3连个影子都木有。:Cry:要不大家就一起DIY一个MP3玩玩吧。:lol虽然现在买一个MP3也花不了多少钱,但是DIY的乐趣是花钱也买不到的。而且DIY的工程中也会有许多的收获。如果EEWORLD能够帮忙拉到芯片商的赞助,推广新的微
  • 小智科普丨如何正确地理解电源纹波、噪声
    关于电源噪声与纹波相关的测试,是每个硬件工程师都避不开的话题。那么如何正确区分纹波与噪声并采用高效的方法测试显得尤其重要。本篇文章针对电源纹波与噪声的测试做一些简单的描述。讲噪声与纹波测试方法之前,我们先来认识一下什么是电源的纹波与噪声。1.什么是纹波?1.1 纹波的产生纹波是由于直流稳定电源的电压波动而造成的一种现象,因为直流稳定电源一般是由交流电源经整流稳压、滤波等环节而形成的,由于滤波不彻底
  • 求二级管工作时的最大电压应力
    求在14V,18V,24V二级管工作时的最大电压应力,看其选型是否满足,此拓扑为反激
  • 发一个multism的链接,可以下载看看
    [url=http://www.verycd.com/topics/2754295/]http://www.verycd.com/topics/2754295/[/url][[i] 本帖最后由 open82977352 于 2010-2-10 16:33 编辑 [/i]]
  • Local Bus 地址线问题
  • 盘点:这些年被Google收购的硬件公司
  • 关于上班QQ聊天这件事
  • 关于中九升级
  • D类音频放大器如何工作

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2024 EEWORLD.com.cn, Inc. All rights reserved
×